# MOSFET I/V Characteristics and Device Parameters

Wadhwani Electronics Lab
Department of Electrical Engineering
Indian Institute of Technology Bombay
March 2022

### **Background Information**

- \* The MOSFET is one of the most commonly used transistor.
- \* It has four terminals- Gate (G), Drain (D), Source (S) and Body (B).
- \* The device working principle is that the voltage applied between its gate and source terminal controls the current through the source and drain terminals.
- \* The body terminal of an NMOS is connected to **ground** while that of a PMOS is connected to **the highest voltage** in the circuit, i.e.  $V_{DD}$ .

$$I_D = \frac{k}{2} (2(V_{GS} - V_T)V_{DS} - V_{DS}^2)$$
  $V_{GS} - V_T > V_{DS}$  (linear region)  
 $I_D = \frac{k}{2} (V_{GS} - V_T)^2$   $V_{GS} - V_T < V_{DS}$  (saturation region)
$$(1)$$

# Background Information (cont'd...)

Q: Why do we care about the potential at body terminal?

A:

### 1. Souce-Body leakage current:

Source-Body and Drain-Body junctions of a MOSFET can be visualised as two PN junctions. Since no current is expected to flow through these junctions, we need to reverse bias them. Connecting the Body of PMOS to highest potential and that of NMOS to lowest potential serves this purpose.

#### 2. Drift in threshold voltage

The voltage applied to body terminal will influence the minority carriers which are responsible for channel formation and hence can change the threshold voltage.

## Background Information (cont'd...)

Some information and conventions which we use:

- \* The threshold voltage  $V_{TN}$  of an NMOS is positive, while that of a PMOS,  $V_{TP}$  is negative.
- \* The parameter k in eq. (1) is as  $k_n$  and  $k_p$  for NMOS and PMOS respectively, and is given as

$$k = \mu C_{\rm ox} \left( \frac{W}{L} \right) \tag{2}$$

Where;

 $\mu$ - mobility of charge carriers (electrons/holes) in the channel of the MOSFET.

 $C_{ox}$ - per unit area capacitance between the gate and body.

W, L- width and length of the channel respectively.

### The Problem Statement

In this experiment, we will do the following for an NMOS transistor:

- \* Measure the threshold voltage  $V_{TN}$
- \* Measure the output DC characteristics  $I_D$  v/s  $V_{DS}$
- \* Measure the  $I_D$  v/s  $V_{GS}$  characteristics in the saturation region
- \* Measure the small signal transconductance  $g_m$

### What You Will Need

Before starting the experiment, ensure that you have

- \* ALD1106 (Quad N-Channel matched pair MOSFET array)
- \* 5.6 V Zener diode
- \* Resistors- 680  $\Omega$ , 100  $\Omega$ , 1k  $\Omega$ , 5 k $\Omega$  pot, etc.
- \* Capacitor- 10  $\mu$ F
- \* Multimeters (two/ three), a function generator, a DC power supply, oscilloscope
- \* Breadboard and connecting wires (but of course!)

[Bring your tools box including DMM of each member in a group.]

### Some Information about ALD1106

#### Pin diagram:



\* ALD1106 has 4 NMOS transistors with operating supply voltage 5 V. The body terminal of all the NMOS transistors are connected together and brought out on pin 4. **Therefore, always connect pin 4 to ground.** 

### Experiment-1: Zener Diode I-V characteristics

A Zener Diode is a special kind of diode which permits current to flow in the forward direction as normal, but will also allow it to flow in the reverse direction when the voltage is above the breakdown voltage or 'zener' voltage.

#### The aims of the experiment:

- To determine the forward and reverse I-V characteristics.
- To determine the break-down voltage of the Zener diode.



Figure: Diode I-V measurement

### Experiment-2: Part 1- Threshold Voltage of NMOS

The threshold voltage can be easily found by biasing the NMOS in linear region and varying  $V_{GS}$  in small steps and correspondingly noting the linear change in  $I_D$ .

We use the circuit shown below. The zener diode is used to prevent gate voltages from going above 5.6V which may cause the device oxide to break down.



# Part 1- Threshold Voltage of NMOS (cont'd...)

#### Procedure:

- 1. Wire up the above circuit. Adjust  $V_{DD}$  such that  $V_{DS} \approx 200$  mV. Keep monitoring  $V_{DS}$  throughout this part- it should be kept constant at 200 mV.
- 2. Vary  $V_{GS}$  by means of the 5 k pot and note the corresponding value of  $I_D$ . Take  $(I_D, V_{GS})$  readings till  $V_{GS} = 5$  V.
- Do not dismantle this circuit- you will be using it for Part 2 as well.

### Part 2- $I_D$ - $V_{DS}$ Characteristics

In this part, we investigate the  $I_D - V_{DS}$  characteristics for a constant value of  $V_{GS}$ .

- 1. The circuit to be used is the same as in Part 1.
- 2. Adjust  $V_{GS} = 2.5 \text{ V}$  and monitor it to ensure it stays constant.
- 3. Vary  $V_{DS}$  in small steps from 0 to 5 V and note the corresponding value of  $I_D$ .
- 4. Repeat Steps 1-3 for  $V_{GS}=3V$  and 3.5 V to get different sets of  $(I_D,\ V_{DS})$  values.

### Part 3- $I_D$ v/s $V_{GS}$ Characteristics in Saturation

In this part, we look at the  $I_D-V_{GS}$  relationship for an NMOS in the saturation region.

- 1. Wire up the circuit shown below. The circuit is designed to make  $V_{GS} < V_{DS}$ . This ensures that  $V_{DS} > V_{GS} V_{TN}$  i.e. the transistor always remains in saturation.
- 2. Now vary  $V_{GS}$  by varying  $V_{DD}$  in small steps from 0 to 5 V. Note down the corresponding values of  $I_D$ .



### Part 4- Small Signal Transconductance

In this part, we will measure the small signal transconductance  $g_m$  of the NMOS.

- 1. Wire up the circuit shown below.
- 2. Bias the NMOS in saturation with  $V_{GS}=3V$  and  $V_{DS}=5V$  (you need not have these exact values of  $V_{GS}$  and  $V_{DS}$ , but  $V_{GS}$  should be below  $V_{DS}$ ).
- 3. Now apply a sine wave (100 mVpp and 1kHz) at the input and find out the voltage gain ratio  $A_v = V_{out}/V_{in}$ .



### Obtaining Results and Interpreting Them

#### From the $I_D$ - $V_{GS}$ data in Part 1:

- 1. Plot a graph of  $I_D$  v/s  $V_{GS}$  on a linear scale.
- 2. Extrapolate the linear portion of the plot as shown below to find the intercept on the  $V_{GS}$  axis. This will give you the threshold voltage  $V_{TN}$ .



- 3. Also compute the transconductance  $g_m = \partial I_D/\partial V_{GS}$ . At what value of  $V_{GS}$  is the  $g_m$  maximum?
- 4. Calculate the subthreshold slope (below  $V_{TN}$ )  $SS = (\partial \ln I_D/\partial V_{GS})^{-1}$  in units mV/decade.

# Obtaining Results and Interpreting Them (cont'd...)

**Q:** Why do we need to extrapolate to get  $V_{TN}$ ?

**A:** Recall that in the experiment, we are increasing  $V_{GS}$  from 0 to 5 V while keeping  $V_{DS}$  fixed at 0.2 V. For small values of  $V_{GS}$ , the  $V_{GS}-V_{TN}$  difference is below  $V_{DS}$ . For this small region, the transistor is actually in saturation, while we expect it to be in linear region! Hence  $I_D$  varies non-linearly with  $V_{GS}$  for a small range of  $V_{GS}$ , after which it changes linearly.

# Obtaining Results and Interpreting Them (cont'd...)

#### From the $I_D$ - $V_{DS}$ data in Part 2:

- 1. Plot a graph of  $I_D$  v/s  $V_{DS}$  on a linear scale. For each value of  $V_{GS}$ , you have one set of  $I_D$ - $V_{DS}$  data. Plot all of these on the same graph, as shown below.
- 2. From the slope of the linear portion of the graph (saturation region of MOSFET), calculate the output drain-source resistance  $r_o$  at  $V_{DS}=5$  V for different values of  $V_{GS}$  as

$$slope = \frac{1}{r_o} = \frac{\Delta I_D}{\Delta V_{DS}} \bigg|_{V_{CS}}$$
 (3)

3. Extrapolate the linear portion of the graph to find the intercept on the  $V_{DS}$  axis. This will give you the Early Voltage  $V_A$ .



Dept. of EE, IIT Bombay

## Obtaining Results and Interpreting Them (cont'd...)

#### From the $I_D$ - $V_{GS}$ data in Part 3:

Plot a graph of  $I_D$  v/s  $V_{GS}$  on a linear scale. Comment on the nature of the plot.

#### From Part 4:

You already have the small-signal voltage gain  $A_{\nu}$ , which is given by (refer the small signal model)

$$|A_{\nu}| = g_m R_D \tag{4}$$

Since you already know  $|A_v|$  and  $R_D$ , you can easily calculate the transconductance  $g_m$ .

### Post lab:

- 1. Find out effect on threshold voltage of NMOS, if
  - A. Positive Body voltage is applied.
  - B. Negative Body voltage is applied.
- 2. Subthreshold slope is a key metric for any switching device. Why?
- 3. The linear  $I_D V_G$  curve is not perfectly linear. It's slope increases first and decreases after attaining a peak value. For such a case, find out accurate method to calculate the Threshold voltage.
- 4. Given the  $I_D V_G$  characteristics in saturation, How will you find Threshold voltage?